Analysis and Design of CMOS Clocking Circuits For Low Phase Noise

Analysis and Design of CMOS Clocking Circuits For Low Phase Noise  (English, Hardcover, Bae Woorham)

Be the first to Review this product
Special price
₹3,420
3,800
10% off
i
Coupons for you
  • Special PriceGet extra 5% off on 1 item(s)
    T&C
  • Available offers
  • Special PriceGet extra 10% off
    T&C
  • Bank Offer5% cashback on Axis Bank Flipkart Debit Card up to ₹750
    T&C
  • Bank Offer5% cashback on Flipkart SBI Credit Card upto ₹4,000 per calendar quarter
    T&C
  • Bank Offer5% cashback on Flipkart Axis Bank Credit Card upto ₹4,000 per statement quarter
    T&C
  • Delivery
    Check
    Enter pincode
      Delivery by10 Oct, Friday
      ?
    View Details
    Author
    Read More
    Highlights
    • Language: English
    • Binding: Hardcover
    • Publisher: Institution of Engineering and Technology
    • Genre: Technology & Engineering
    • ISBN: 9781785618017, 9781785618017
    • Pages: 256
    Services
    • Cash on Delivery available
      ?
    Seller
    PALPANDIYARAJAN
    (New Seller)
    (Not Enough Ratings)
    • 7 Days Replacement Policy
      ?
  • See other sellers
  • Description
    As electronics continue to become faster, smaller and more efficient, development and research around clocking signals and circuits has accelerated to keep pace. This book bridges the gap between the classical theory of clocking circuits and recent technological advances, making it a useful guide for newcomers to the field, and offering an opportunity for established researchers to broaden and update their knowledge of current trends. The book begins by introducing the theory of Fourier transform and power spectral density, then builds on this foundation in chapter 2 to define phase noise and jitter. Chapter 3 discusses the theory and primary implementation of CMOS oscillators, including LC oscillators and ring oscillators, and chapter 4 introduces techniques for analysing their phase noise and jitter. Chapters 5-7 cover conventional clocking circuits; phase-locked loop (PLL) and delay-locked loop (DLL), which suppress the phase noise of CMOS oscillators. The building blocks of conventional PLLs/DLLs are described, and the dynamics of the PLL/DLL negative feedback loop explored in depth, with practical design examples. Chapters 8-11 address state-of-the-art circuit techniques for phase noise suppression, presenting the principles and practical issues in circuit implementation of sub-sampling phase detection techniques, all-digital PLL/DLL, injection-locked oscillator, and clock multiplying DLL. Extensive survey and discussion on state-of-the-art clocking circuits and benchmarks are covered in an Appendix.
    Read More
    Specifications
    Book Details
    Imprint
    • Institution of Engineering and Technology
    Dimensions
    Width
    • 18 mm
    Height
    • 234 mm
    Length
    • 156 mm
    Weight
    • 567 gr
    Be the first to ask about this product
    Safe and Secure Payments.Easy returns.100% Authentic products.
    You might be interested in
    Psychology Books
    Min. 50% Off
    Shop Now
    Medical And Nursing Books
    Min. 50% Off
    Shop Now
    Finance And Accounting Books
    Min. 50% Off
    Shop Now
    General Fiction Books
    Min. 50% Off
    Shop Now
    Back to top