Design of Low-Power Coarse-Grained Reconfigurable Architectures
Share

Design of Low-Power Coarse-Grained Reconfigurable Architectures  (English, Paperback, Kim Yoonjin)

Be the first to Review this product
Special price
₹5,182
6,044
14% off
i
Available offers
  • Special PriceGet extra 4% off
    T&C
  • Bank Offer5% cashback on Axis Bank Flipkart Debit Card up to ₹750
    T&C
  • Bank Offer5% cashback on Flipkart SBI Credit Card upto ₹4,000 per calendar quarter
    T&C
  • Bank OfferFlat ₹50 off on Flipkart Bajaj Finserv Insta EMI Card. Min Booking Amount: ₹2,500
    T&C
  • Delivery
    Check
    Enter pincode
      Delivery by21 Dec, Sunday
      ?
      if ordered before 4:59 PM
    View Details
    Author
    Read More
    Highlights
    • Language: English
    • Binding: Paperback
    • Publisher: Taylor & Francis Ltd
    • Genre: Computers
    • ISBN: 9781138113527, 9781138113527
    • Pages: 224
    Services
    • Cash on Delivery available
      ?
    Seller
    Epitome Books
    4.1
    • 7 Days Replacement Policy
      ?
  • See other sellers
  • Description
    Coarse-grained reconfigurable architecture (CGRA) has emerged as a solution for flexible, application-specific optimization of embedded systems. Helping you understand the issues involved in designing and constructing embedded systems, Design of Low-Power Coarse-Grained Reconfigurable Architectures offers new frameworks for optimizing the architecture of components in embedded systems in order to decrease area and save power. Real application benchmarks and gate-level simulations substantiate these frameworks. The first half of the book explains how to reduce power in the configuration cache. The authors present a low-power reconfiguration technique based on reusable context pipelining that merges the concept of context reuse into context pipelining. They also propose dynamic context compression capable of supporting required bits of the context words set to enable and the redundant bits set to disable. In addition, they discuss dynamic context management for reducing power consumption in the configuration cache by controlling a read/write operation of the redundant context words. Focusing on the design of a cost-effective processing element array to reduce area and power consumption, the second half of the text presents a cost-effective array fabric that uniquely rearranges processing elements and their interconnection designs. The book also describes hierarchical reconfigurable computing arrays consisting of two reconfigurable computing blocks with two types of communication structure. The two computing blocks share critical resources, offering an efficient communication interface between them and reducing the overall area. The final chapter takes an integrated approach to optimization that draws on the design schemes presented in earlier chapters. Using a case study, the authors demonstrate the synergy effect of combining multiple design schemes.
    Read More
    Specifications
    Book Details
    Title
    • Design of Low-Power Coarse-Grained Reconfigurable Architectures
    Imprint
    • CRC Press
    Product Form
    • Paperback
    Publisher
    • Taylor & Francis Ltd
    Genre
    • Computers
    ISBN13
    • 9781138113527
    Book Category
    • Higher Education and Professional Books
    BISAC Subject Heading
    • COM000000
    Book Subcategory
    • Applied Sciences and Other Technologies Books
    ISBN10
    • 9781138113527
    Language
    • English
    Dimensions
    Height
    • 234 mm
    Length
    • 156 mm
    Weight
    • 410 gr
    Be the first to ask about this product
    Safe and Secure Payments.Easy returns.100% Authentic products.
    You might be interested in
    Psychology Books
    Min. 50% Off
    Shop Now
    Medical And Nursing Books
    Min. 50% Off
    Shop Now
    Finance And Accounting Books
    Min. 50% Off
    Shop Now
    Language And Linguistic Books
    Min. 50% Off
    Shop Now
    Back to top