Modeling of Electrical Overstress in Integrated Circuits

Modeling of Electrical Overstress in Integrated Circuits (English, Paperback, Diaz Carlos H.)

Be the first to Review this product
₹18,321
26,937
31% off
i
Available offers
  • Bank Offer5% cashback on Axis Bank Flipkart Debit Card up to ₹750
    T&C
  • Bank Offer5% cashback on Flipkart Axis Bank Credit Card upto ₹4,000 per statement quarter
    T&C
  • Bank Offer5% cashback on Flipkart SBI Credit Card upto ₹4,000 per calendar quarter
    T&C
  • Bank OfferUp To ₹30 Cashback on BHIM Payments App. Min Order Value ?199. Valid once per BHIM account
    T&C
  • Delivery
    Check
    Enter pincode
      Delivery by23 Feb, Monday
      ?
    View Details
    Author
    Read More
    Highlights
    • Language: English
    • Binding: Paperback
    • Publisher: Springer-Verlag New York Inc.
    • Genre: Technology & Engineering
    • ISBN: 9781461362050, 9781461362050
    • Pages: 148
    Seller
    AtlanticPublishers
    4
    • 7 Days Replacement Policy
      ?
  • See other sellers
  • Description
    Electrical overstress (EOS) and Electrostatic discharge (ESD) pose one of the most dominant threats to integrated circuits (ICs). These reliability concerns are becoming more serious with the downward scaling of device feature sizes. Modeling of Electrical Overstress in Integrated Circuits presents a comprehensive analysis of EOS/ESD-related failures in I/O protection devices in integrated circuits. The design of I/O protection circuits has been done in a hit-or-miss way due to the lack of systematic analysis tools and concrete design guidelines. In general, the development of on-chip protection structures is a lengthy expensive iterative process that involves tester design, fabrication, testing and redesign. When the technology is changed, the same process has to be repeated almost entirely. This can be attributed to the lack of efficient CAD tools capable of simulating the device behavior up to the onset of failure which is a 3-D electrothermal problem. For these reasons, it is important to develop and use an adequate measure of the EOS robustness of integrated circuits in order to address the on-chip EOS protection issue. Fundamental understanding of the physical phenomena leading to device failures under ESD/EOS events is needed for the development of device models and CAD tools that can efficiently describe the device behavior up to the onset of thermal failure. Modeling of Electrical Overstress in Integrated Circuits is for VLSI designers and reliability engineers, particularly those who are working on the development of EOS/ESD analysis tools. CAD engineers working on development of circuit level and device level electrothermal simulators will also benefit from the material covered. This book will also be of interest to researchers and first and second year graduate students working in semiconductor devices and IC reliability fields.
    Read More
    Specifications
    Book Details
    Title
    • Modeling of Electrical Overstress in Integrated Circuits
    Imprint
    • Springer-Verlag New York Inc.
    Product Form
    • Paperback
    Publisher
    • Springer-Verlag New York Inc.
    Genre
    • Technology & Engineering
    ISBN13
    • 9781461362050
    Book Category
    • Higher Education and Professional Books
    BISAC Subject Heading
    • TEC008010
    Book Subcategory
    • Applied Sciences and Other Technologies Books
    ISBN10
    • 9781461362050
    Language
    • English
    Dimensions
    Height
    • 235 mm
    Length
    • 155 mm
    Weight
    • 284 gr
    Be the first to ask about this product
    Safe and Secure Payments.Easy returns.100% Authentic products.
    You might be interested in
    Finance And Accounting Books
    Min. 50% Off
    Shop Now
    Memory Cards
    Min. 50% Off
    Shop Now
    Economics Books
    Min. 50% Off
    Shop Now
    General Fiction Books
    Min. 50% Off
    Shop Now
    Back to top