VLSI and Chip Design for BE Anna University R21CBCS (V - ECE - EC3552)

VLSI and Chip Design for BE Anna University R21CBCS (V - ECE - EC3552) (Paperback, V.S. BAGAD)

Share

VLSI and Chip Design for BE Anna University R21CBCS (V - ECE - EC3552)Ā Ā (Paperback, V.S. BAGAD)

4.8
6 RatingsĀ &Ā 0 Reviews
₹360
i
Available offers
  • Bank Offer5% Unlimited Cashback on Flipkart Axis Bank Credit Card
    T&C
  • Delivery
    Check
    Enter pincode
      Delivery by21 May, Wednesday|₹55
      ?
    View Details
    Author
    Read More
    Highlights
    • Binding: Paperback
    • Publisher: TECHNICAL PUBLICATIONS
    • Genre: EDUCATIONAL
    • ISBN: 9789355853981, 9355853981
    • Edition: FIRST, 2023
    • Pages: 232
    Services
    • Cash on Delivery available
      ?
    Seller
    TechnicalPublications
    3.6
    • 7 Days Replacement Policy
      ?
  • See other sellers
  • Description
    Syllabus VLSI and Chip Design - [EC3552] UNIT I MOS TRANSISTOR PRINCIPLES MOS logic families (NMOS and CMOS), Ideal and Non Ideal IV Characteristics, CMOS devices. MOS(FET) Transistor Characteristic under Static and Dynamic Conditions, Technology Scaling, power consumption. (Chapter - 1) UNIT II COMBINATIONAL LOGIC CIRCUITS Propagation Delays, stick diagram, Layout diagrams, Examples of combinational logic design, Elmore’s constant, Static Logic Gates, Dynamic Logic Gates, Pass Transistor Logic, Power Dissipation, Low Power Design principles. (Chapter - 2) UNIT III SEQUENTIAL LOGIC CIRCUITS AND CLOCKING STRATEGIES Static Latches and Registers, Dynamic Latches and Registers, Pipelines, Nonbistable Sequential Circuits. Timing classification of Digital Systems, Synchronous Design, Self-Timed Circuit Design. (Chapter - 3) UNIT IV INTERCONNECT, MEMORY ARCHITECTURE AND ARITHMETIC CIRCUITS Interconnect Parameters - Capacitance, Resistance, and Inductance, Electrical WireModels, Sequential digital circuits : adders, multipliers, comparators, shift registers. Logic Implementation using Programmable Devices (ROM, PLA, FPGA), Memory Architecture and Building Blocks, Memory Core and Memory Peripherals Circuitry. (Chapter - 4) UNIT V ASIC DESIGN AND TESTING Introduction to wafer to chip fabrication process flow. Microchip design process & issues in test and verification of complex chips, embedded cores and SOCs, Fault models, Test coding. ASIC Design Flow, Introduction to ASICs, Introduction to test benches, Writing testbenches in Verilog HDL, Automatic test pattern generation, Design for testability, Scan design : Test interface and boundary scan. (Chapter - 5)
    Read More
    Specifications
    Book Details
    Publication Year
    • 2023
    Book Type
    • TEXTBOOK
    Number of Pages
    • 384
    University Books Details
    Stream
    • ENGINEERING
    Degree/Diploma
    • DEGREE
    Specialization
    • ECE
    Term
    • SEM. V
    Additional Features
    Age Group
    • 18 TO 60 YEARS
    Ratings & Reviews
    4.8
    ā˜…
    6 Ratings &
    0 Reviews
    • 5ā˜…
    • 4ā˜…
    • 3ā˜…
    • 2ā˜…
    • 1ā˜…
    • 5
    • 1
    • 0
    • 0
    • 0
    Have you used this product? Be the first to review!
    Be the first to ask about this product
    Safe and Secure Payments.Easy returns.100% Authentic products.
    You might be interested in
    Popular Psychology Books
    Min. 50% Off
    Shop Now
    Language And Linguistic Books
    Min. 50% Off
    Shop Now
    Politics Books
    Min. 50% Off
    Shop Now
    Other Self-Help Books
    Min. 50% Off
    Shop Now
    Back to top